# Replicating Side Channel Attacks on RISC-V

Ben Chen, Shuwei Zhang, Jikun Liao

Dept of Computer Science and Technology, SUSTech

December 26, 2024

In this project, we

spent 5 weeks to survey the microarchitectural vulnerabilities

- spent 5 weeks to survey the microarchitectural vulnerabilities
- replicated Spectre, Phantom and Downfall on x86-64 CPU

- spent 5 weeks to survey the microarchitectural vulnerabilities
- replicated Spectre, Phantom and Downfall on x86-64 CPU
- analyzed the attack surfaces on XiangShan

- spent 5 weeks to survey the microarchitectural vulnerabilities
- replicated Spectre, Phantom and Downfall on x86-64 CPU
- analyzed the attack surfaces on XiangShan
- set up the workflow for running XiangShan on simulator

- spent 5 weeks to survey the microarchitectural vulnerabilities
- replicated Spectre, Phantom and Downfall on x86-64 CPU
- analyzed the attack surfaces on XiangShan
- set up the workflow for running XiangShan on simulator
- migrated the attacks on XiangShan

Side-Channel Attacks

Side channel attacks exploit unintended information leakage in

energy: voltage, power, radiation...

#### Side-Channel Attacks

Side channel attacks exploit unintended information leakage in

- energy: voltage, power, radiation...
- ▶ timing: execution cost → branching result

#### Side-Channel Attacks

Side channel attacks exploit unintended information leakage in

- energy: voltage, power, radiation...
- ▶ timing: execution cost → branching result
- ▶ cache: timing difference → data present or not in cache

#### Side-Channel Attacks

Side channel attacks exploit unintended information leakage in

- energy: voltage, power, radiation...
- ▶ timing: execution cost → branching result
- ▶ cache: timing difference → data present or not in cache
- Contention: cross-core interrupts, bus, and other resource contention → network fingerprints

< □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ > < □ >

#### Side-Channel Attacks

Side channel attacks exploit unintended information leakage in

- energy: voltage, power, radiation...
- ▶ timing: execution cost → branching result
- ▶ cache: timing difference → data present or not in cache
- Contention: cross-core interrupts, bus, and other resource contention → network fingerprints
- other architecture: MWAIT[1] status change encoded in user-readable register

#### Cache Side-Channel

- Flush+Reload: Flush all cache of attacker's probe array, encode victim's secret in offset of probe array and reload to time the difference
- Prime+Probe: Fill the cache with attacker's probe array, and victim's cache evict a element of probe array in cache, so attacker can tell which one is evicted



We've seen plentiful defense on RISC-V

- ► SafeSpec[2]: Blocking unsafe loads from altering the data cache
- SpectreGuard[3]/SpecTerminator[4]: Marking the unsafe load to prevent speculative load

but few attack on RISC-V and especially on XiangShan

► A Secure RISC[5]: Attack I\$ on C906 & U74



XiangShan is a open-source RISC-V core IP

developed by ICT of CAS, led by Yungang Bao



XiangShan is a open-source RISC-V core IP

- developed by ICT of CAS, led by Yungang Bao
- out of order, superscalar



# XiangShan is a open-source RISC-V core IP

- developed by ICT of CAS, led by Yungang Bao
- out of order, superscalar
- runs RISC-V RV64GCV, Linux-capable, FPGA-capable



# XiangShan is a open-source RISC-V core IP

- developed by ICT of CAS, led by Yungang Bao
- out of order, superscalar
- runs RISC-V RV64GCV, Linux-capable, FPGA-capable
- written in Chisel, agile development and verification



### XiangShan is a open-source RISC-V core IP

- developed by ICT of CAS, led by Yungang Bao
- out of order, superscalar
- runs RISC-V RV64GCV, Linux-capable, FPGA-capable
- written in Chisel, agile development and verification

Is XiangShan vulnerable to Spectre or so?

#### Vulnerable code in victim

```
uint8_t array[160] = {1, 2, ..., 16};
char* secret = "Secret goes here!";

void victim_function(size_t x) {
  if (x < array1_size) { // array1_size = 16
      temp &= array2[array1[x] * CACHELINE_SIZE];
  }
}</pre>
```

### Training the branch predictor

```
for (int x = 0; x < ENTRY_SIZE; ++x) {
   victim_function(x);
}
flush_cache(array2);
victim_function(secret[i++]);
for (int i = 0: i < 256: i++) {
   addr = &array2[i * CACHELINE_SIZE];
   time1 = __rdtscp(&junk); /* READ TIMER */
   junk = * addr; /* MEMORY ACCESS TO TIME */
   time2 = __rdtscp(&junk) - time1;
    /* READ TIMER & COMPUTE ELAPSED TIME */
    if (time2 <= CACHE_HIT_THRESHOLD)</pre>
       results[i]++:
}
```

### XiangShan Branch Predictor



- ▶ Branch predictors:  $\mu$ BTB, BTB, TAGE, RAS and loop predictor TAGE + loop predictor  $\rightarrow$  disable the original attack
- Speculative Execution Out-of-order, multiple issue  $\rightarrow$  Spectre-vulnerable
- $\blacktriangleright$  Cache: L1 \$ L2 8 ways, 256 sets, 64B each line  $\rightarrow$  enough to encode a character
- Timer and cache manipulation rdcycle cycle-level timer, fence.i memory barrier

# Spectre on Nanhu

```
for (int i = 0; i <= ENTRY_SIZE; ++i) {</pre>
   int x = i < ENTRY_SIZE ? i : secret[i++]</pre>
   \\ optimize branch to jump table
   flush_cache(array2);
   victim function(x):
}
for (int i = 0; i < 256; i++) {
   addr = &array2[i * CACHELINE_SIZE];
   time1 = rdcycle(); /* READ TIMER */
   junk = * addr; /* MEMORY ACCESS TO TIME */
   time2 = rdcycle() - time1;
    /* READ TIMER & COMPUTE ELAPSED TIME */
    if (time2 <= CACHE_HIT_THRESHOLD)</pre>
       results[i]++;
}
```

### Phanton

#### Phantom on x86

# Decode Pipeline



# Phantom

#### Phantom on x86

#### **Branch Prediction**

- Prediction on instruction type.
- Prediction on branch target.

### Misprediction Resteer

- Frontend Resteer:
  - Mismatch of predicted instruction types.
  - Incorrect branch prediction address (Direct branch).
- Backend Resteer:
  - ► Taken/Not-taken conditional branch.
  - Incorrect branch prediction address (Indirect branch).



### Phantom

Phantom on x86

#### **Phantom**

Exploit transient window caused by frontend resteer.

#### Phantom Workflow

- Train A with direct / indirect branch to C.
- Execute B at aliased address to trigger misprediction to C.
- Set up observation channel to monitor C's advance in pipeline.



# Phantom.

#### Phantom on x86

### IF Channel



### **ID Channel**



#### EX Channel



### Phantom

Phantom on x86

### Example: IF Channel

```
for (int j = 0; j < 8; j++)
    train_func();
memory_barrier //asm volatile("sfence;\nmfence;\nlfence")
clflush((void*)monitor_addr);
memory_barrier
victim_func();
delayloop(100000);
memory_barrier
uint64_t tim = memaccesstime((void*)monitor_addr);</pre>
```

### Phantom

#### Phantom on x86

#### Hardware Performance Counter used in ID Channel

- ► Zen2
  - de\_dis\_uops\_from\_decoder.de\_dis\_uops\_from\_opcache
  - de\_dis\_uops\_from\_decoder.de\_dis\_uops\_from\_both
- Zen3
  - op\_cache\_hit\_miss.op\_cache\_miss

### Trigger misprediction

- Create aliased address: Flip 19th bit and 31st bit on Zen2, 21st bit and 33rd bit on Zen3.
- Set up branch history:
   4~8 direct jumps separated by
   128 bytes.



# Phantom

#### Phantom on XiangShan

#### Nanhu Frontend



#### Main Different:

- No  $\mu$ op cache.
- ► Integrated Instruction Fetch and Prediction Check.

### Phantom

#### Phantom on XiangShan

### Observation Channel

- ► IFU frontend\_icache\_miss\_cnt, frontend\_flush
- Decoder ctrlblock\_decoder\_utilization

# Trigger misprediction

- Create aliased address:
  - Using same lower 29 bits
- Set up branch history:
  - 32 direct jumps separated by 64 bytes.

#### Gather Data Sampling

# Execution of gather instruction[6]



#### Gather Data Sampling

# Microarchitectural data sampling exploits

buffers inside microarchitectural components like load buffer, store-commit buffer

#### Gather Data Sampling

# Microarchitectural data sampling exploits

- buffers inside microarchitectural components like load buffer, store-commit buffer
- ightharpoonup x86 has hyperthreading tech, allowing two threads run on the same core sharing the same resource ightharpoonup potential data stealing

#### Gather Data Sampling

# Microarchitectural data sampling exploits

- buffers inside microarchitectural components like load buffer, store-commit buffer
- ightharpoonup x86 has hyperthreading tech, allowing two threads run on the same core sharing the same resource ightharpoonup potential data stealing
- hard to conduct, since data in buffer vanished quickly

### Gather Data Sampling

## Microarchitectural data sampling exploits

- buffers inside microarchitectural components like load buffer, store-commit buffer
- ightharpoonup x86 has hyperthreading tech, allowing two threads run on the same core sharing the same resource ightharpoonup potential data stealing
- hard to conduct, since data in buffer vanished quickly
- gather magnifies the attack by filling up the buffer with vector load

### Gather Data Sampling

### Microarchitectural data sampling exploits

- buffers inside microarchitectural components like load buffer, store-commit buffer
- ➤ x86 has hyperthreading tech, allowing two threads run on the same core sharing the same resource → potential data stealing
- hard to conduct, since data in buffer vanished quickly
- gather magnifies the attack by filling up the buffer with vector load
- then encoding

#### Kunminghu Architecture



# Downfall RISC-V Vector Extension

### Similar to Intel's AVX and ARM's SVE

XiangShan adds on 32 128-bit vector registers and 7 vector CSR

# Downfall RISC-V Vector Extension

### Similar to Intel's AVX and ARM's SVE

- XiangShan adds on 32 128-bit vector registers and 7 vector CSR
- setting vtype and vlen before computing vectors

# Downfall RISC-V Vector Extension

### Similar to Intel's AVX and ARM's SVE

- XiangShan adds on 32 128-bit vector registers and 7 vector CSR
- setting vtype and vlen before computing vectors
- Vector load, indexed (gather): vlxb, vlxbu, vlxh, vlxhu, vlxw, vlxwu, vlxd, vflxh, vflxw, vflxd

## Downfall RISC V Vector Extension

### Similar to Intel's AVX and ARM's SVE

- XiangShan adds on 32 128-bit vector registers and 7 vector CSR
- setting vtype and vlen before computing vectors
- Vector load, indexed (gather): vlxb, vlxbu, vlxh, vlxhu, vlxw, vlxwu, vlxd, vflxh, vflxw, vflxd
- ➤ XiangShan reuse the Load-Store Unit in execution of vector instruction → GDS attack

### Exploiting RVV Instruction

### Downfall with RVV

```
fence i
// increase the transient window
vsetvli t0, %[v1], e64, m1
// Set vector length and element width to 64 bits
vmv.v.x v0, %[mask]
// Move mask to vector register v0
vle32.v v2, (%[indices])
// Load indices into vector register v2
vluxei64.v v1, (%[src]), v2, v0.t
// Load 64-bit elements using indices and mask
vse64.v v1, (%[dst]) Store loaded elements to dst
encode_secret
flush and reload
```

## Experiment

| CPU                 | Generation                   | Memory     |
|---------------------|------------------------------|------------|
| Xeon(R) Silver 4210 | Cascade Lake                 | DDR4 128GB |
| AMD R9-3900X        | Zen2                         | DDR3 32GB  |
| XiangShan           | Nanhu (FPGA)                 | DDR3 16GB  |
| XiangShan           | Kunminghu (Verilator & GEM5) | DDR3 8GB   |

Table: Tested machines

## Experiment

| СРИ                 | Generation                   | Memory     |
|---------------------|------------------------------|------------|
| Xeon(R) Silver 4210 | Cascade Lake                 | DDR4 128GB |
| AMD R9-3900X        | Zen2                         | DDR3 32GB  |
| XiangShan           | Nanhu (FPGA)                 | DDR3 16GB  |
| XiangShan           | Kunminghu (Verilator & GEM5) | DDR3 8GB   |

Table: Tested machines

| CPU                                 | Spectre      | Phantom      | Downfall |
|-------------------------------------|--------------|--------------|----------|
| Xeon(R) Silver 4210<br>AMD R9-3900X | ✓            | /            | ✓        |
| XiangShan (Nanhu)                   | $\checkmark$ | v<br>Ongoing | No RVV   |
| XiangShan (Kunminghu)               |              |              | Ongoing  |

Table: Result

## Future Work

### We plan to work on..

- continue to implement the remaining attacks on XiangShan
- propose defense techniques and implement on XiangShan
- explore more attack surfaces on XiangShan and RISC-V

## Conclusion

- ➤ Validated side-channel attacks on x86 Spectre v1, Phantom, and Downfall
- Theoretically proved that side-channel attacks on XiangShan and partly implement them trying to overcome the inconvenience in the ecosystem
- Continue implementing attacks on RISC-V
- Plan to mitigate the side-channels on RISC-V

## References I

- [1] Ruiyi Zhang et al. "(M)WAIT for It: Bridging the Gap between Microarchitectural and Architectural Side Channels". In: 32nd USENIX Security Symposium (USENIX Security 23). Anaheim, CA: USENIX Association, Aug. 2023, pp. 7267–7284. ISBN: 978-1-939133-37-3. URL: https://www.usenix.org/conference/usenixsecurity23/presentation/zhang-ruiyi.
- [2] Khaled N. Khasawneh et al. "SafeSpec: Banishing the Spectre of a Meltdown with Leakage-Free Speculation". In: 2019 56th ACM/IEEE Design Automation Conference (DAC). 2019, pp. 1–6.
- [3] Jacob Fustos, Farzad Farshchi, and Heechul Yun. "SpectreGuard: An Efficient Data-centric Defense Mechanism against Spectre Attacks". In: 2019 56th ACM/IEEE Design Automation Conference (DAC). 2019, pp. 1–6.

## References II

- [4] Hai Jin, Zhuo He, and Weizhong Qiang. "SpecTerminator: Blocking Speculative Side Channels Based on Instruction Classes on RISC-V". In: 20.1 (Feb. 2023). ISSN: 1544-3566. DOI: 10.1145/3566053. URL: https://doi.org/10.1145/3566053.
- [5] Lukas Gerlach et al. "A Security RISC: Microarchitectural Attacks on Hardware RISC-V CPUs". In: 2023 IEEE Symposium on Security and Privacy (SP). 2023, pp. 2321–2338. DOI: 10.1109/SP46215.2023.10179399.
- [6] Daniel Moghimi. "Downfall: Exploiting Speculative Data Gathering".In: 32th USENIX Security Symposium (USENIX Security 2023). 2023.